### An impact of frequency on capacitances of partially-depleted SOI MOSFETs

Daniel Tomaszewski, Lidia Łukasiak, Agnieszka Zaręba, and Andrzej Jakubowski

Abstract — A non-quasi-static model of partially-depleted SOI MOSFETs is presented. Phenomena, which are particularly responsible for dependence of device admittances on frequency are briefly described. Several C-V characteristics of the SOI MOSFET calculated for a wide range of frequencies, preliminary results of numerical analysis and of measurements and brief analysis of the results are presented. Methods of model improvement are proposed.

Keywords — SOI MOSFET, small-signal models, non-quasistatic analysis, admittances.

### 1. Introduction

One of the main advantages of silicon-on-insulator (SOI) CMOS circuits is their speed, which results mainly from the reduced parasitic capacitances of SOI MOSFETs. However the C-V characteristics of partially-depleted (PD) SOI MOSFETs exhibit a relevant dependence on frequency. This effect results from the floating-body phenomena, which are due to the fact, that thin active film of the PD SOI MOSFET is surrounded by dielectric layers and junctions. A detailed numerical analysis of the physical phenomena in the PD SOI MOSFETs for small-signal excitation consitions was presented in [1], where a new mixed quasi-static (QS) / non-quasi-static (NQS) scheme of transient phenomena treatment was used. The main conclusions resulting from this work confirm the above mentioned features of the PD SOI MOSFETs and their C-V characteristics.

The reliable models of the PD SOI MOSFETs admittances, which account for the floating-body phenomena may be useful for characterization and CAD purposes. However, analytical models of the PD SOI MOSFETs admittances derived so far are based primarily on the QS aproach [2, 3], which does not allow to obtain frequency dependence of device capacitances. Such analysis is possible using the NQS methods, but there are only very few models of this category [4]. Moreover they are represented in AC domain not by appropriate set of equations, but rather by equivalent circuits. Small-signal current equations and admittances result from these circuits. Thus it is very difficult to ensure consistency between DC models and their small-signal counterparts.

In this work some results of analysis of frequency effect upon C-V curves of PD SOI MOSFETs are presented. They were obtained using the recently derived NQS model of the PD SOI MOSFETs in the strong inversion range [5]. This

JOURNAL OF TELECOMMUNICATIONS 3-4/2000

model is formulated as a set of current equations in the complex numbers domain. In case of conduction currents their AC components were obtained through linearization of the appropriate DC currents expressions. In case of displacement currents they were obtained as derivatives of the appropriate charges. Thus the AC and DC models of the PD SOI MOSFETs are fully compatible.

### 2. Small-signal currents components in the PD SOI MOSFET

The general Eq. (1), which describes transistor behaviour in the AC domain represents obviously condition of balance of all currents flowing into the device:

$$i_s^* + i_{gf}^* + i_d^* + i_{gb}^* = 0.$$
 (1)

All the components of formula (1) denote phasors (complex amplitudes of the small-signal components) of the source, front gate, drain and back gate currents, respectively. The Eq. (1) is linear in terms of  $v_{bs}^*$ , i.e. phasor of the time-dependent body-source voltage  $v_{bs}(t)$ . With the given  $v_{bs}^*$  AC components of all currents in the device may be determined. Then the small-signal admittances may be obtained using the following formula

$$Y_{xy} = G_{xy} + j\omega C_{xy} = \frac{i_x^*}{v_y^*} \bigg|_{v_x^* = (0,0), \, z \neq y}.$$
 (2)

Below these current components are briefly described.

### 3. AC components of gates currents

Small-signal currents flowing into both gates consist of intrinsic and extrinsic, parasitic components

$$i_{gf(b)}^{*} = i_{gf(b),i}^{*} + i_{gf(b)s,ex}^{*} + i_{gf(b)d,ex}^{*} .$$
(3)

Intrinsic components  $i_{gf(b),i}^*$  result from charging/discharging of gates electrodes associated with the so-called "ideal" (intrinsic) MOSFET. They contain also currents  $i_{sb,f(b),displ}^*$ ,  $i_{db,f(b),displ}^*$ , related to inner fringing field, which will be described in the next section. Extrinsic components  $i_{gf(b)s,ex}^*$  and  $i_{gf(b)d,ex}^*$  are related to overlap and outer fringing capacitances [6]. They are shown in Fig. 1.



*Fig. 1.* Parasitic front/back gate-source/drain capacitances in PD SOI MOSFET.

These currents can be approximately considered as purely capacitative ones, because they depend only on voltages of the electrodes. They do not depend on spatial distribution of AC component of surface potential, so they do not exhibit additional phase shift relative to electrodes voltages.

# 4. AC components of source and drain currents

AC currents flowing into the source and drain are expressed as superpositions of several components, which are related to different phenomena at source and drain boundaries respectively.

$$i_{s}^{*} = i_{sb,diff+rec+displ}^{*} + i_{sb,f,displ}^{*} + i_{sb,b,displ}^{*} - i_{gfs,ex}^{*} + -i_{gbs,ex}^{*} - i_{drift,f}^{*}(0) - i_{drift,b}^{*}(0) , \qquad (4)$$

$$i_{d}^{*} = -i_{db,diff+gen+aval+displ}^{*} - i_{db,f,displ}^{*} - i_{db,b,displ}^{*} + -i_{gfd,ex}^{*} - i_{gbd,ex}^{*} + i_{drift,f}^{*}(L) + i_{drift,b}^{*}(L) .$$
(5)

The variables in the above formulae have the following meaning:

 $i_{drift,f(b)}^{*}(0)$ ,  $i_{drift,f(b)}^{*}(L)$  – AC components of the channel drift currents at the front (back) Si-SiO<sub>2</sub> interfaces, which flow through the source (y = 0) or drain (y = L) contacts; they are determined by the approximate solution of current continuity equation; method of solution was adapted from [7] and generalized in order to account for body voltage variations; in the saturation range AC currents at the drain

contact account for avalanche ionization in the "pinch-off" region;

 $i_{sb,diff+rec+displ}^*$  – total AC current, which flows through the bulk part of the source-body junction, which consists of two conduction components: diffusion and recombination currents and of displacement current;

 $i_{db,diff+gen+aval+displ}^{*}$  – total AC current, which flows through the bulk part of the drain-body junction, which consists of two conduction components: diffusion and recombination currents and of displacement current; conduction currents are multiplied by avalanche ionization in the depletion region of the junction;

 $i_{sb,f(b),displ}^{*}$ ,  $i_{db,f(b),displ}^{*}$  – displacement currents (mentioned in the previous section), which are related to the inner fringing fields between the source (drain) and front (back) gate; in the presente model they result from the modulation of the widths of the source (drain) controlled space-charge areas by the appropriate gate DC bias;

 $i_{gf(b)s,ex}^*$ ,  $i_{gf(b)d,ex}^*$  – displacement currents related to overlap and outer fringing capacitances (described in the previous section).

The AC components of drift, diffusion, generation/recombination and avalanche ionization currents are described by the NQS models, so they exhibit dependence on frequency. Thus the admittances of the PD SOI MOSFETs should also be frequency dependent. In the next section this effect will be briefly described and illustrated by simulated data. Also preliminary results of numerical analysis and of measurements will be presented.

## 5. Effect of frequency on selected C-V curves

C-V characteristics of the PD SOI MOSFET were calculated using the model presented in the previous sections. Parameters of this device are listed in Table 1.

In Fig. 2  $C_{gfs}(V_{GfS})$  characteristics obtained for a range of frequencies and for two drain-source voltages are shown. A strong influence of frequency on these curves is evident. The main feature of these data is decrease of the  $C_{gfs}$  value in the strong-inversion range, when frequency increases to hundreds of megahertz. This means, that at high frequency a phase shift between voltage and current AC components significantly changes. Due to the non-quasi-static behaviour gate capacitor properties are changed. More detailed analysis could be done using conductances behaviour at high frequencies. Another feature is that at the boundary between the subthreshold and saturation ranges a decrease of  $C_{gfs}$  below zero Farads can be observed. This effect is rather not induced by strong field effects, because it diminishes when drain voltage increases. This effect requires further investigation. One of the possible approaches could be improvement of small-signal model of drift current in high-frequencies range. It would require accounting for higher-order terms in solution of integral equation [7].

Figure 3 shows influence of frequency on  $C_{gfd}$  capacitances. Weaker dependence of  $C_{gfd}$  on frequency (than in case of  $C_{gfs}$ ) is probably due to the fact that  $C_{gfd}$  increases in non-saturation range, when channel is shortly connected to the drain electrode.

Figure 4 shows very strong influence of frequency on  $C_{gfgb}$ , which can be observed particularly at the border between subthreshold and saturation ranges (like in case of  $C_{gfs}(V_{GfS})$  data). At higher frequencies the influence of gate bias on the capacitance diminishes.

Figures 5 and 6 show influence of frequency on  $C_{ds}$  and  $C_{sd}$ 

JOURNAL OF TELECOMMUNICATIONS 3-4/2000



*Fig. 2.* Simulated  $C_{gfs}(V_{GfS})$  characteristics of the PD SOI MOS-FET ( $V_{GbS} = 0$  V) for frequencies: 10<sup>6</sup>, 10<sup>7</sup>, 5 · 10<sup>7</sup>, 10<sup>8</sup>, 2 · 10<sup>8</sup>, 5 · 10<sup>8</sup> Hz.



*Fig. 3.* Simulated  $C_{gfd}(V_{GfS})$  characteristics of the PD SOI MOSFET for the range of frequencies.

capacitances and non-symmetric (non-reciprocal) character of these curves. Very strong influence of frequency on  $C_{ds}$ 

|                                                                             | X7.1                               |
|-----------------------------------------------------------------------------|------------------------------------|
| Parameters                                                                  | Value                              |
| Width (W)                                                                   | 100 µm                             |
| Length (L)                                                                  | 9.4 μm                             |
| Front gate oxide thickness $(T_{Oxf})$                                      | 32.8 nm                            |
| Back gate oxide thickness $(T_{Oxb})$                                       | 400 nm                             |
| Si film thickness $(T_{Si})$                                                | 150 nm                             |
| Doping conc. In the Si film $(N_B)$                                         | $9 \times 10^{16} \text{ cm}^{-3}$ |
| Fixed charge density at the front Si-SiO <sub>2</sub> interface $(N_{ssf})$ | $3 \times 10^{10} \text{ cm}^{-2}$ |
| Fixed charge density at the back Si-SiO <sub>2</sub> interface $(N_{ssb})$  | $10^{11} \text{ cm}^{-2}$          |
| Mobility in the front channel $(\mu_f)$                                     | 318 cm <sup>2</sup> /Vs            |
| Mobility in the back channel $(\mu_b)$                                      | 318 cm <sup>2</sup> /Vs            |
| Recombination life-time in the body $(\tau_B)$                              | $10^{-6}$ s                        |
| Recombination/generation life-time in the junctions $(\tau_J)$              | $10^{-7}$ s                        |
| Temperature                                                                 | 22° C                              |





Fig. 4. Simulated  $C_{gfgb}(V_{GfS})$  characteristics of the PD SOI MOSFET for the range of frequencies.

can be observed in the saturation range, when the drain current flows through the "pinch-off" region, where avalanche multiplication dominates. Much more weak influence of frequency on  $C_{sd}$  (as compared to  $C_{ds}$ ) can be observed. Then the channel is shortly connected to the source node. It is analogous to the  $C_{gfs}$ ,  $C_{gfd}$  pair of capacitances, which were compared above.

# 6. Experimental and numerical data (preliminary results)

In order to support the need of non-quasi-static modelling of SOI MOSFETs preliminary measurements of the PD SOI MOSFETs capacitances were done using the HP5275A LCR-meter. Figure 7 shows two  $C_{gfs}(V_{GfS})$  curves of the MOSFET (device parameters are in the figure caption) obtained for two frequencies of measurement signal:  $10^5$  Hz,  $10^6$  Hz. The results of the measurement are not clear. In this range of frequencies there is only a slight difference between both curves. It is in agreement with the results presented earlier, where the relevant variations of capacitances were observed at much higher frequencies. Thus using these experimental data it is difficult to make conclusions about the correctness of the model and about the





*Fig. 5.* Simulated  $C_{ds}(V_{GfS})$  characteristics of the PD SOI MOS-FET for the range of frequencies.

3-4/2000

JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY



*Fig. 6.* Simulated  $C_{sd}(V_{GfS})$  characteristics of the PD SOI MOS-FET for the range of frequencies.



**Fig. 7.**  $C_{gfs}(V_{GfS})$  determined experimentally. Device data: W = 100 µm, L = 10 µm,  $t_{Si} \approx 0.2 µm$ ,  $t_{ox,b} \approx 0.4 µm$ ,  $t_{ox,f} \approx 30 \text{ nm}$ ,  $N_B \approx 5 \cdot 10^{16} \text{ cm}^{-3}$ .

experimentally observed effect of frequency variation. Such measurement in wider range of frequencies and for the set of devices should be done.

Preliminary numerical simulations of PD SOI MOSFET for varying frequencies (1 kHz, 100 kHz) were also done [8]. Figure 8 shows the obtained results. The parameters of the

JOURNAL OF TELECOMMUNICATIONS 3-4/2000



*Fig. 8.*  $C_{gfs}(V_{GfS})$  determined numerically [8]. Device data:  $L = 0.6 \ \mu\text{m}, \ t_{\text{Si}} \approx 0.2 \ \mu\text{m}, \ t_{ox,b} \approx 0.4 \ \mu\text{m}, \ t_{ox,f} \approx 30 \ \text{nm}, \ N_B \approx 5 \cdot 10^{16} \ \text{cm}^{-3}.$ 

simulated device are shown in the figure caption. The  $C_{gfs}$  and  $C_{gfd}$  data exhibit sensitivity to frequency variations in the saturation range, although the frequency range is much lower than above. However the data were obtained for the short-channel device. Thus phenomena in "pinchoff" region play much more important role, than in case of long-channel devices.

Both experimental and numerical data presented above confirm the need of accounting for frequency effect on C-V models of PD SOI MOSFETs.

### 7. Conclusions

The presented AC model of the PD SOI MOSFETs shows significant effect of frequency on device capacitances in strong inversion. Thus non-quasi-static approach to SOI MOSFETs small-signal modelling can be relevant for CAD of SOI CMOS analog and analog-digital circuits.

More general analysis of effect of frequency on MOSFETs admittances requires also accounting for transistors conductances. The model should be extended towards higher frequencies range and improved in the subthreshold range.

In order to prove validity of the model extensive measurements and numerical simulations of PD SOI MOSFETs for wide range of frequencies should be done.

### Acknowledgment

The work was supported by the State Committee of Scientific Research under grant no. 8T11B 04 017.

#### References

- D. Flandre, "Analysis of floating substrate effects on the intrinsic gate capacitance of SOI MOSFET's using two-dimensional device simulation", *IEEE Trans. Electron Dev.*, vol. 40, no. 10, pp. 1789–1796, 1993.
- [2] H.-K. Lim and J. G. Fossum, "A charge-based large-signal model for thin-film SOI MOSFET's", *IEEE Trans. Electron Dev.*, vol. 32, no. 2, pp. 446–457, 1985.
- [3] P. C. Yang and S. S. Li, "Numerical analysis of small-signal characteristics of a fully depleted SOI MOSFET", *Solid State Electron.*, vol. 36, no. 7, pp. 939–944, 1993.
- [4] R. Howes and W. Redman-White, "A small-signal model for the frequency-dependent drain admittance in floating-substrate MOS-FET's", *IEEE J. Solid State Circ.*, vol. 27, no. 8, pp. 1186–1193, 1992.
- [5] D. Tomaszewski, J. Gibki, A. Jakubowski, and M. Jurczak, "A smallsignal non-quasistatic model of partially depleted SOI MOSFETs", in *Proc. Ninth Int. Workshop Phys. Semicond. Dev.*, Delhi, Dec. 16–20, 1997, pp. 1076–1079.
- [6] C. H. Wang, "Identification and measurement of scaling-dependent parasitic capacitances of small-geometry MOSFET's", *IEEE Trans. Electron Dev.*, vol. 43, no. 6, pp. 965–972, 1996.
- [7] J. R. Hauser, "Small signal properties of field effect devices", *IEEE Trans. Electron Dev.*, vol. 12, no. 12, pp. 605–618, 1965.
- [8] SILVACO, ATLAS User's Manual, Ver. 4.0, June 1995.

**Daniel Tomaszewski** received the M.Sc. and Ph.D. degrees in electrical engineering from the Warsaw University of Technology, Warsaw in 1980 and from the Institute of Electron Technology, Warsaw in 1998, respectively. His main research interest includes modelling and characterization of semiconductor devices and integrated circuits and methods of statistical process control in microelectronics. e-mail: dtomasz@ite.waw.pl Institute of Electron Technology Al. Lotniksw st 32/46 02-668 Warsaw, Poland Lidia Łukasiak received the M.Sc. and Ph.D. degrees in electrical engineering from the Warsaw University of Technology, Warsaw in 1988 and 1994, respectively. Her research interest include physics and modelling of semiconductor devices and microprocessor techniques. e-mail: lukasiak@imio.pw.edu.pl Institute of Microelectronics and Optoelectronics Warsaw University of Technology Koszykowa st 75 00-662 Warsaw, Poland

Agnieszka Zaręba, Andrzej Jakubowski – for biography, see this issue, p. 18.