# Electron mobility and drain current in strained-Si MOSFET

Jakub Walczak and Bogdan Majkusiak

Abstract— Electron mobility and drain current in a strained-Si MOSFET have been calculated and compared with the mobility and drain current obtained for the relaxed material. In the first step, our mobility model has been calibrated to the "universal mobility" according to the available experimental data for unstrained Si MOSFETS. Then, employing the mobility parameters derived in the calibration process, electron mobility and the drain current have been calculated for strained-Si MOSFETs.

Keywords- electron mobility, strained-Si MOSFET.

#### 1. Introduction

Employing strained Si in MOSFET channel may significantly improve the performance of the device by an increase of electron mobility due to strain-induced alteration of the energy band structure. Therefore, the strained-Si technology is a promising solution for ultra-scaled devices and undergoes an intensive research work along with successful introduction to the market [1].

In this work, electron mobility and drain current for both: a relaxed-Si and a strained-Si MOSFETs have been modeled. In the first step, our mobility model has been calibrated to the "universal mobility" according to available experimental data for unstrained Si MOSFETs [2]. Then, employing the calibrated mobility model with parameters derived in the calibration process, electron mobility for a strained-Si MOSFET has been calculated, and finally, the drain current has been calculated for a strained-Si MOS-FET designed as a template device for the SINANO Project Deliverable D4.14 on strained silicon [3].

## 2. Mobility calculation

According to the idea of this work, our electron mobility model should be calibrated to the "universal mobility" of experimental data for unstrained Si MOSFETs, and then it should be employed to a strained-Si MOSFET, with literally the same mobility parameters as those used to calculate the mobility for the unstrained device. The modeled strained devices should be bulk NMOSFETs with strained-Si channel layer resting on the Si<sub>0.8</sub>Ge<sub>0.2</sub> virtual substrate.

Our electron mobility model is based on the relaxation time approximation, including the mobility components limited by the phonon scattering, the Coulomb scattering, and the surface roughness scattering. The effective mobility is calculated by combining these components according to Matthiessen's rule.

First, the potential and carrier concentration distributions have been obtained by self-consistent solution of 1-di-

mensional Poisson and Schrödinger equations, giving also quantized energy levels and envelope wave functions in the direction z perpendicular to the surface. Figure 1 shows an example of band diagram for a strained-Si bulk MOSFET, illustrating also the distribution of electron concentration, and energy levels along with the eigenfunctions (only the non-primed series of eigenstates is shown). In the calculations open boundaries have been assumed, i.e., the wave functions are allowed to penetrate into the oxide. Band offsets for strained-Si/SiGe interface are calculated according to [4, 5].



Fig. 1. Energy band diagram for a strained-Si bulk MOSFET.

A silicon layer, when grown on a  $Si_{1-x}Ge_x$  substrate, is subjected to biaxial tensile strain, due to a mismatch between lattice constants of the materials under consideration. This strain rearranges the energy band structure within the strained layer. It separates the non-primed series of eigenstates from the primed series, shifting the latter up, thus promoting electron occupation in the non-primed energy subbands, which, in turn, is beneficial for electron mobility, since the transport effective mass for electrons in the non-primed subbands is smaller than for those in the primed subbands. Moreover, due to the separation of the non-primed and primed subbands, the intervalley scattering is significantly suppressed in the strained silicon. Additionally, the strain produces a discontinuity of the conduction band edge at the interface between the SiGe layer and the strained-Si layer, which can be observed in Fig. 1 as a potential step, thus confining the electrons still more within the strained channel layer. The above effects contribute to a significant mobility enhancement and make the strained silicon so attractive as a material for MOSFET channel.

Phonon scattering rates have been calculated within the approximation of isotropic effective acoustic deformation potential, which was assumed to be  $D_{ac} = 12$  eV. Moreover, intervalley phonon scattering was included, and a set of phonon parameters was employed which involves a stronger coupling for intervalley phonons [6, 7] than typically used for unstrained silicon [8], and therefore reflects the mobility enhancement observed in strained-Si channels. So, the following intervalley phonons have been included: a single phonon of type-f:  $E_k = 59$  meV,  $D_k = 8.0 \cdot 10^8$  eV/cm, and a single phonon of type-g:  $E_k = 63$  meV,  $D_k = 8.0 \cdot 10^8$  eV/cm. No surface optical phonons were considered.

The matrix element for surface roughness scattering includes:

the component due to the geometrical shift of the potential energy:

$$M_{ij} = \int \xi_i(z) \Delta_{sr} \cdot \mathrm{d}V/\mathrm{d}z(z)\xi_j(z)\mathrm{d}z, \qquad (1)$$

- the components due to the influence of the deviated plane and image potential modification [9].

The screening effect has been applied according to the Thomas-Fermi approximation with the finite extension of the wave function. Exponential spectrum was assumed with  $\Delta_{rms} = 0.22$  nm,  $\lambda_{sr} = 1.5$  nm.

Screened Coulomb scattering potentials induced by impurities located in the substrate were found by numerical solution of Poisson's equation [10–12] across the semiconductor and the oxide (infinite oxide thickness assumed), see Eqs. (2) and (3). No interface states and remote charges have been included:

$$\begin{split} \phi_{Si}(q,z,z_0) &= \int_{0} \mathrm{d} z_1 \phi_{Si}(q,z_1,z_0) \\ \times \left\{ -\sum_{i} |\xi_i(z_1)|^2 S_i \int_{0}^{\infty} \mathrm{d} z_2 |\xi_i(z_2)|^2 \frac{1}{q} \exp\left(-q|z-z_2|\right) \right\} \\ &+ \frac{2}{2\varepsilon_{Si}q} \exp\left(-q|z-z_0|\right) + A_1 \exp\left(-qz\right), \end{split}$$
(2)

$$\phi_{ox}(q,z,z_0) = \frac{2}{2\varepsilon_{ox}q} \exp\left(-q|z-z_0|\right) + A_2 \exp\left(-qz\right). \quad (3)$$

Figure 2 shows the calculated electron effective mobility as a function of the effective field for unstrained MOSFETs, compared with the experimental universal mobility curve by Takagi *et al.* [2]. Simulations for all substrate doping levels were carried out employing the same scattering parameters mentioned above, calibrated to obtain the best possible fit to the experimental data.

Figure 3 shows a comparison of the dependence of the effective mobility on the effective field for strained MOSFETs and unstrained MOSFETs for doping levels of  $3 \cdot 10^{17}$  cm<sup>-3</sup> and  $3 \cdot 10^{18}$  cm<sup>-3</sup>, while Fig. 4 presents the enhancement of electron mobility obtained in the strained devices relative to the unstrained ones, as a function of the effective field. As can be seen, strain induces a mobility enhancement of the order of several dozen per cent.

JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY 3/2007



*Fig. 2.* Effective mobility versus effective field for unstrained MOSFETs.



*Fig. 3.* Effective electron mobility versus effective field for strained and unstrained MOSFETs.



*Fig. 4.* Electron mobility enhancement versus effective field for two substrate doping levels.

## 3. Drain current calculation

Having calibrated mobility model, the next step was the calculation of the drain current for an n-channel strained-Si bulk MOSFET, which was designed as a template device for the SINANO Project Deliverable D4.14 on strained silicon. The parameters of the transistors were as follows: channel length L = 25 nm, oxide thickness  $T_{ox} = 1.6$  nm, oxide dielectric constant  $K_{ox} = 7$ , acceptor doping level in the channel:  $N_{sub} = 3 \cdot 10^{18}$  cm<sup>-3</sup>. In spite of ultrashort channel to be modeled, we calculated the drain current within the long channel approximation, according to the Pao-Sah model [13], by integration of the product of the electron charge  $Q_{inv}$  and the electron mobility  $\mu_{eff}$  over the quasi-Fermi level split  $u_n$  along the channel:

$$I_D = -\frac{W}{L} \frac{\mathbf{k}T}{q} \int_{V_{SB}}^{V_{SB}+V_{DS}} \mathrm{d}u_n \,\mu_{eff} \,Q_{inv} \,. \tag{4}$$

The current was calculated in two independent routines. First, the potential and charge distributions along with the energy levels and envelope functions were obtained and stored for all desired gate voltages and quasi-Fermi level splits related to the considered source-drain voltages. Next, the stored data were post-processed in order to calculate electron mobilities and carry out the integration according to the drain current model.



*Fig. 5.* Transfer characteristics for the unstrained (open symbols) and strained NMOSFETs (closed symbols).

Figure 5 shows an example of the calculated drain current transfer characteristics obtained for the drain-source voltage of 1.1 V. As a consequence of the mobility enhancement, an enhancement of the drain current is obtained for the strained-Si MOSFET.

## 4. Conclusions

In this work electron effective mobility and drain current for both strained-Si MOSFETs and unstrained MOSFETs have been calculated. Significant enhancements of the mobility and the current have been obtained, resulting from the biaxial tensile strain in the channel layer.

#### Acknowledgements

This work was supported by PULLNANO FP6 Integrated Project, contract no. 026828.

#### References

- M. L. Lee *et al.*, "Strained Si, SiGe, and Ge channels for highmobility metal-oxide-semiconductor field-effect transistors", *J. Appl. Phys.*, vol. 97, p. 011101, 2005.
- [2] S. Takagi *et al.*, "On the universality of inversion layer mobility in Si MOSFETs: Part I – effect of substrate impurity concentration", *IEEE Trans. Electron Dev.*, vol. 41, pp. 2357–2362, 1994.
- [3] SINANO, http://www.sinano.org/
- [4] L. Yang et al., "Si/SiGe heterostructure parameters for device simulations", Semicond. Sci. Technol., vol. 19, pp. 1174–1182, 2004.
- [5] L. S. Geux and K. Yamaguchi, "Modeling and characterization of a strained Si/Si<sub>1-x</sub>Ge<sub>x</sub> transistor with  $\delta$ -doped layers", *J. Appl. Phys.*, vol. 86, pp. 1443–1448, 1999.
- [6] D. K. Ferry, Semiconductors. New York: Macmillan, 1991.
- [7] S. Takagi *et al.*, "Comparative study of phonon limited mobility of two-dimensional electrons in strained and unstrained Si MOSFETs", *J. Appl. Phys.*, vol. 80, pp. 1567–1577, 1996.
- [8] C. Jacoboni and L. Reggiani, "The Monte Carlo method for the solution of charge transport in semiconductors with applications to covalent materials", *Rev. Mod. Phys.*, vol. 55, pp. 645–705, 1983.
- [9] M. V. Fischetti and S. E. Laux, "Monte Carlo study of electron transport in silicon inversion layers", *Phys. Rev. B*, vol. 48, pp. 2244–2274, 1993.
- [10] F. Stern and W. E. Howard, "Properties of semiconductor surface inversion layers in the electric quantum limit", *Phys. Rev.*, vol. 163, pp. 816–835, 1967.
- [11] F. Gamiz *et al.*, "A comprehensive model for Coulomb scattering in inversion layers", *J. Appl. Phys.*, vol. 75, pp. 924–934, 1994.
- [12] D. Esseni and A. Abramo, "Modeling of electron mobility degradation by remote Coulomb scattering in ultrathin oxide MOSFETs", *IEEE Trans. Electron Dev.*, vol. 50, pp. 1665–1674, 2003.
- [13] H. C. Pao and C. T. Sah, "Effects of diffusion current on characteristics of metal-oxide (insulator) – semiconductor transistors", *Solid-State Electron.*, vol. 9, pp. 927–937, 1966.



Jakub Walczak was born in Mikołów, Poland, in 1971. Graduated from Warsaw University of Technology (WUT) in 1996, the Ph.D. degree in 2002. Employed at the Institute of Microelectronics and Optoelectronics, Faculty of Electronics and Information Technology, WUT. His research area concentrates on transport and

scattering processes in ultra-thin semiconductor devices. e-mail: walczak@imio.pw.edu.pl Institute of Microelectronics and Optoelectronics Warsaw University of Technology Koszykowa st 75 00-662 Warsaw, Poland



JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY



**Bogdan Majkusiak** was born in Warsaw, Poland, in 1955. He received the M.Sc., the Ph.D. and the D.Sc. degrees from Warsaw University of Technology (WUT), in 1979, 1985, and 1991, respectively, and the Professor degree in 2003. He joined the Institute of Microelectronics and Optoelectronics, Faculty of Electronics and In-

formation Technology, Warsaw University of Technology, in 1978, where he has worked as a Professor since 1995. In 1992 he spent 6 months at Carnegie Mellon University. From 1993 to 1996, he was a head of the microelectronics specialty at the Faculty of Electronics and Information Technology, WUT. From 1996 to 1999, he was an Associate Dean responsible for academic affairs, and from 1996 to 2002 a Senior Associate Dean at the Faculty of Electronics and Information Technology, WUT. His current research interest includes physics, modeling, and characterization of the metal-insulator-semiconductor devices with emphasis on problems accompanying ultra-thin insulators and quantum-mechanical phenomena, as well as physics of nanoelectronics devices.

e-mail: majkusiak@imio.pw.edu.pl

Institute of Microelectronics and Optoelectronics Warsaw University of Technology Koszykowa st 75 00-662 Warsaw, Poland